EPrints@IIT Delhi >
Faculty Research Publicatons  >
Electrical Engineering >

Please use this identifier to cite or link to this item: http://eprint.iitd.ac.in/handle/2074/1995

Title: Simultaneous module selection and scheduling for power-constrained testing of core based systems
Authors: Ravikumar, C P
Chandra, G
Verma, A
Keywords: power-constrained testing
simultaneous module selection
Issue Date: 2000
Citation: VLSI Design, Thirteenth International Conference on, 462 - 467p.
Abstract: We address the problem of power-constrained testing of core based system chips. Built-in self-test methodology for testing individual cores is assumed, and sharing of test resources (pattern generators and signature registers) among cores is permitted. We consider a scenario where the system integrator is dealing with “soft” or “firm cores” for which the final realization has not been frozen and the flexibility of module selection rests with the integrator. We argue that advantage can be taken of this flexibility in coming up with a power-constrained test plan. Since scheduling of test sessions also affects power dissipation in a crucial way, we present an algorithm for simultaneous module selection and test scheduling. Our objective is to minimize the test application time treating the test area overhead and total power dissipation as constraints. We report the results of our implementation of a test planner on two examples
URI: http://eprint.iitd.ac.in/dspace/handle/2074/1995
Appears in Collections:Electrical Engineering

Files in This Item:

File Description SizeFormat
ravikumarsim2000.pdf61.21 kBAdobe PDFView/Open
View Statistics

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.


Valid XHTML 1.0! DSpace Software Copyright © 2002-2010  Duraspace - Feedback